# BCD to Excess 3 AND Excess 3 to BCD

<u>Aim:</u> To verify BCD to excess –3 code conversion using NAND gates. To study and verify the truth table of excess-3 to BCD code converter

### Apparatus Required: -

IC 7400, IC 7404, etc.

### Procedure: - (BCD Excess 3 and Vice Versa)

- 1. Make the connections as shown in the fig.
- 2. Pin [14] of all IC'S are connected to +5V and pin [7] to the ground.
- 3. The inputs are applied at E3, E2, E1, and E0 and the corresponding outputs at B3, B2, B1, and B0 are taken for excess 3 to BCD.
- 4. B3, B2, B1, and B0 are the inputs and the corresponding outputs are E3, E2, E1 and E0 for BCD to excess 3.
- 5. Repeat the same procedure for other combinations of inputs.
- 6. Truth table is written.

#### BCD To Excess-3



### Truth Table For Code Conversion: -

| Inputs |            |    |    | Outputs |        |        |        |  |
|--------|------------|----|----|---------|--------|--------|--------|--|
| В3     | <b>B</b> 2 | B1 | Во | E3 (v)  | E2 (v) | E1 (v) | E0 (v) |  |
| 0      | 0          | 0  | 0  | 0       | 0      | 1      | 1      |  |
| 0      | 0          | 0  | 1  | 0       | 1      | 0      | 0      |  |
| 0      | 0          | 1  | 0  | 0       | 1      | 0      | 1      |  |
| 0      | 0          | 1  | 1  | 0       | 1      | 1      | 0      |  |
| 0      | 1          | 0  | 0  | 0       | 1      | 1      | 1      |  |
| 0      | 1          | 0  | 1  | 1       | 0      | 0      | 0      |  |
| 0      | 1          | 1  | 0  | 1       | 0      | 0      | 1      |  |
| 0      | 1          | 1  | 1  | 1       | 0      | 1      | 0      |  |
| 1      | 0          | 0  | 0  | 1       | 0      | 1      | 1      |  |
| 1      | 0          | 0  | 1  | 1       | 1      | 0      | 0      |  |

## Excess-3 To BCD:-



# Truth Table For Code Conversion: -

| Inputs |    |            |    | Outputs |        |        |       |  |
|--------|----|------------|----|---------|--------|--------|-------|--|
| E3     | E2 | <b>E</b> 1 | EO | B3 (v)  | B2 (v) | B1 (v) | B0(v) |  |
| 0      | 0  | 1          | 1  | 0       | 0      | 0      | 0     |  |
| 0      | 1  | 0          | 0  | 0       | 0      | 0      | 1     |  |
| 0      | 1  | 0          | 1  | 0       | 0      | 1      | 0     |  |
| 0      | 1  | 1          | 0  | 0       | 0      | 1      | 1     |  |
| 0      | 1  | 1          | 1  | 0       | 1      | 0      | 0     |  |
| 1      | 0  | 0          | 0  | 0       | 1      | 0      | 1     |  |
| 1      | 0  | 0          | 1  | 0       | 1      | 1      | 0     |  |
| 1      | 0  | 1          | 0  | 0       | 1      | 1      | 1     |  |
| 1      | 0  | 1          | 1  | 1       | 0      | 0      | 0     |  |
| 1      | 1  | 0          | 0  | 1       | 0      | 0      | 1     |  |